## LAB 6: Arbitrary Waveform Generation

## **Purpose**

The purpose of this lab is to learn displaying waveforms we choose on oscilloscope with assistance of basys3 and VHDL. Additionally, we can change the waveforms with inputs.

### **Design**

On this lab, since I intend to used servo motors in my ee102 project, I choose to display PWM(pulse width modulation) method. In order to achieve square waves with this method, I used clocking method said as in lab 6 instructions. I choose clocking wizard IP and from there, I get 1 clk\_in1 input, 1 clk\_out output, and choose reset and locked ports additionally. Since, I had 2 input and 2 output in my clock. However, I almost didn't use locked one and barely used reset. The input clock frequency is 100MHz, clk\_in1. In PWM method, 120 Hz frequency is optimum value in achieving maximum productivity, however, since clocking wizard IP's minimum frequency is 10 MHz, I couldn't choose it. Hence, I didn't want to change the frequency. My output clock frequency is 100MHz, same as input.



Figure 1: Clocking Wizard

CLK IN :input clock

reset\_n : reset EN : enable

DUTY\_CYCLE: Vector(num\_bits-1 downto 0);

PWM OUT: output signal

### Methodology

On my code, on entity declaration and architecture part, I implemented the clock module I assigned and the wizard clock to each other. I keep track of the signal cycle count with counter.

This process increments the counter when EN is high and CLK\_IN is on rising edge.(Flip flop) The reset signal is used to asynchronously reset counter to zero. Additionally, I add the clock's information from IP sources, and wizard instantiation template. generate clock signal clk\_out1 accordingly clk\_in1. This out signal is PWM\_OUT. The duty\_cyle is a vector with length of num\_bits-1 to 0. It specifies the duty cycle of PWM signal. Duty cycle determines PWM's high percentage in comparison with its period. PWM\_OUT is the output signal. It is updated based on duty\_cycle and counter.

Additionally, the "if rising edge" process is working as initially, checking when CLK\_IN signal goes from 0 to 1(high). If rising edge detected, the statement ends with "end if". On this part, the counter increases only the rising edges of the signal. PWM\_generator uses it to update pwm\_out signal based on duty\_cycle input and counter value, only when clock rises and EN is 1.

#### **Results**

On this lab, my code is failed initially. I get incorrect simulation result, and the display on the oscilloscope wasn't as desired( the squares weren't so clear, and even I do autoset, the display again couldn't work). Additionally, after doing some changes, my code couldn't be synthesized. However, I get the simulation results as can be seen from figure-3 later on my works. Additionally, I get the oscilloscope waveform correctly after some differences.



Figure-2: Incorrect Simulation Result



Figure-3: Incorrect Simulation Result-2



Figure-4: Correct Simulation Result



Figure-5: Oscilloscope waveform



Figure-6: Oscilloscope waveform 2

#### **Conclusion**

In conclusion, on this lab, I gained knowledge about displaying PWM waveform on oscilloscope screen. Additionally, I get familiar with the concept of visualizing servo motors while working on this lab. I couldn't get the correct results initially, however, the results finally be as I desired. The reason why my code didn't work initially is that I couldn't assign the clock wizard module in correct place. I used the module but didn't add to my results, and didn't assign the ports on it. Also, I faced with some problems on my constraint file, while connecting the oscilloscope with fpga.

### References

https://digilent.com/reference/programmable-logic/basys-3/reference-manual https://vhdl.lapinoo.net/testbench/

https://github.com/Budea-Patrick/PWM-VHDL/tree/main/pwm.srcs/sources\_1 https://stackoverflow.com/questions/29945327/square-waveform-generation

# **Appendices**

#### Main.pwm

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
use IEEE.math_real.all;
ENTITY main.pwm is
generic(
    num_bits: INTEGER := 12
);
port(
    CLK_IN: IN STD_LOGIC;
    reset_n: IN STD_LOGIC;
```

```
EN: IN STD LOGIC;
    DUTY CYCLE: IN STD LOGIC VECTOR(num bits-1 downto 0);
    PWM OUT: OUT STD LOGIC
    );
END main.pwm;
ARCHITECTURE RTL OF main.pwm is
component clk wiz 0
port
(
              : out std logic;
clk out1
clk in1
             : in std logic
);
end component;
signal counter: UNSIGNED(num bits-1 downto 0);
begin
your instance name : clk wiz 0
 port map (
 clk out1 => PWM OUT,
 clk in1 => CLK IN
count proc: process(CLK IN,reset n)
  if(reset n = '0') then
    counter \leq (others \Rightarrow '0');
  elsif rising edge(CLK IN) then
    if (EN = '1') then
      counter \le counter + 1;
    else
      counter <= counter;</pre>
    end if;
  end if;
end process count proc;
PWM generator: process(CLK IN,reset n)
begin
  if(reset n = '0') then
    PWM OUT <= '0';
  elsif rising edge(CLK IN) then
    if (EN = '1') then
      if (counter < unsigned(DUTY_CYCLE)) then
         PWM OUT <= '1';
      else
         PWM OUT \leq '0';
      end if:
    else
      PWM out <= '0';
```

```
end if;
  end if;
end process PWM generator;
END RTL;
Tb main.pwm
library ieee;
use ieee.std logic 1164.all;
entity tb main.pwm is
end tb main.pwm;
architecture tb of tb main.pwm is
  component main.pwm
    port (CLK IN : in std logic;
       reset n : in std logic;
       EN
               : in std logic;
       DUTY CYCLE: in std logic vector (num bits-1 downto 0);
       PWM OUT : out std logic);
 end component;
  signal CLK IN : std logic;
  signal reset n : std logic;
  signal EN
               : std logic;
  signal DUTY CYCLE: std logic vector (num bits-1 downto 0);
  signal PWM OUT : std logic;
  constant TbPeriod: time:= 1000 ns;
  signal TbClock : std logic := '0';
  signal TbSimEnded: std logic:='0';
begin
  dut: main.pwm
  port map (CLK IN => CLK IN,
       reset n => reset n,
       EN
               =>EN,
       DUTY CYCLE => DUTY CYCLE,
       PWM OUT => PWM OUT);
  TbClock <= not TbClock after TbPeriod/2 when TbSimEnded /= '1' else '0';
  CLK IN <= TbClock;
  stimuli: process
  begin
    EN \le '0';
    DUTY CYCLE <= (others => '0');
    reset n \le 1';
    wait for 100 ns;
    reset n \le 0;
    wait for 100 ns;
    wait for 100 * TbPeriod;
    TbSimEnded \le '1';
    wait;
```

```
end process;
end tb;
configuration cfg_ tb_ main.pwm of tb_ main.pwm is
  for tb
   end for;
end cfg_ tb_ main.pwm;
```